

# Lecture 6: Microcontrolled Multi-Cycle CPU Implementation

Jangwoo Kim (Seoul National University)

jangwoo@snu.ac.kr



#### **Announcement #1**

#### Final Exam

- 4/20 (Fri), 4/23 (Mon), 4/24 (Tues), or 4/25 (Wed)...?
  - 6:30pm to as long as it takes...

#### Homework #2

- To be posted soon.
- Due: 4/12

#### Q&A board

- Please appreciate your TAs!
  - Super-busy graduate students are babysitting you!



### Single-Cycle Implementation

- Matches naturally with the <u>sequential</u> and <u>atomic</u> semantics inherent to most ISAs
  - Instantiate programmer-visible state one-for-one
  - Map instructions to a combinational next-state logic
- But, contrived and inefficient
  - All instructions run as slow as the slowest instruction
    - Which one?
  - Must provide the worst-case combinational resource in parallel as required by any instruction
- Not necessarily the simplest way to implement an ISA
   Gets much worse for a CISC ISA



## Single-Cycle Implementation





## Single-Cycle Datapath Analysis

#### Assume

- Memory units (read or write): 200 ps (=0.2 nano-sec)

- ALU (add op): 100 ps

- Register file (read or write): 50 ps

- Other combinational logic: 0 ps

| steps     | IF  | ID | EX  | MEM | WB | Dolov |  |
|-----------|-----|----|-----|-----|----|-------|--|
| resources | mem | RF | ALU | mem | RF | Delay |  |
| R-type    | 200 | 50 | 100 |     | 50 | 400   |  |
| I-type    | 200 | 50 | 100 |     | 50 | 400   |  |
| LW        | 200 | 50 | 100 | 200 | 50 | 600   |  |
| SW        | 200 | 50 | 100 | 200 |    | 550   |  |
| Branch    | 200 | 50 | 100 |     |    | 350   |  |
| Jump      | 200 |    |     |     |    | 200   |  |



#### Multi-Cycle Implementation: Ver 1.0

- Let's make each instruction type take only as much time as it needs
- Idea
  - Run a 50ps clock
  - Let each instruction type take as many clock cycles as needed
  - Programmer-visible state only updates <u>at the end of an instruction's cycle-sequence</u>
  - An instruction's effect is still purely combinational from PVS (program visible state) to PVS

A more realistic alternative to the "variable-length" clock design in the textbook



#### Multi-Cycle Datapath: Ver 1.0





#### Sequential Control: Ver 1.0

## Mealy FSM



What about the rest of the control signals?



#### MicroSequencer: Ver 1.0

ROM as a combinational logic lookup table to make FSM





## Microcoding: Ver 1.0

| state<br>label   | contrl<br>flow | conditional targets |                  |                  |                 |                 |
|------------------|----------------|---------------------|------------------|------------------|-----------------|-----------------|
|                  |                | R/I-<br>type        | LW               | SW               | Br              | Jump            |
| IF <sub>1</sub>  | next           | 1                   | -                | 1                | 1               | -               |
| IF <sub>2</sub>  | next           | 1                   | -                | 1                | 1               | 1               |
| IF <sub>3</sub>  | next           | 1                   | 1                | 1                | 1               | 1               |
| IF <sub>4</sub>  | go to          | ID                  | ID               | ID               | ID              | IF <sub>1</sub> |
| ID               | next           | 1                   | -                | 1                | 1               |                 |
| EX <sub>1</sub>  | next           | -                   | -                | -                | 1               |                 |
| EX <sub>2</sub>  | go to          | WB                  | MEM <sub>1</sub> | MEM <sub>1</sub> | IF <sub>1</sub> |                 |
| $MEM_1$          | next           | 1                   | -                | 1                |                 |                 |
| MEM <sub>2</sub> | next           | 1                   | -                | 1                |                 |                 |
| MEM <sub>3</sub> | next           | -                   | -                | -                |                 |                 |
| MEM <sub>4</sub> | go to          | -                   | WB               | $IF_1$           |                 |                 |
| WB               | go to          | $IF_1$              | $IF_1$           |                  |                 |                 |

"More systematic approach" to FSM sequencing/control



#### Micro-code controller

- A small processor for sequencing and control purpose
  - Control states are like μPC
  - μPC indexed into a μprogram ROM to select an μinstruction
  - Well-formed control-flow architecture
  - Fields in the μinstruction maps to control signals
     Why not also support μprogram-visible states?
- Smart microcontrollers have been built already!
  - Some μcontrollers supported full-scale ISAs
  - Using μISAs for CISC machines inspired RISC ISA





#### Performance Analysis

- $\bullet$  T<sub>wall-clock</sub> = # of instructions × CPI × T<sub>clk</sub>
  - "# of instruction" is fixed for a given ISA and application
- For a fixed ISA and application, we can compare

$$T_{avg-inst} = CPI \times T_{clk}$$

or

$$MIPS = IPC \times f_{clk}$$





#### Performance Analysis

Single-Cycle Implementation (MIPS = IPC × f<sub>clk</sub>)
 1 × 1,667MHz = 1667 MIPS // 600ps clock period

#### If 1 clock == $12 \mu clock$

- Multi-Cycle Implementation = 2235 MIPS !!
   IPC<sub>avg</sub> × 20,000 MHz What is average IPC?
- Assume: 25% LW, 10% SW, 45% ALU, 15% Branch and 5% Jumps
  - Weighted arithmetic mean (WAM) of CPI
    - 0.25\*12+0.1\*11+0.45\*8+0.15\*7+0.05\*4 = 8.95
  - Weighted harmonic mean (WHM) of IPC = 1/CPI= 0.1117

## HPCS High Performance Computer System Lab

## Reducing Datapath by Resource Reuse



Previous example of reuse by mutually exclusive conditions



## Reducing Datapath (ALU) by Sequential Reuse



But, must create timing difference between IF/ID and PC=PC+4



#### Removing Redundancies



We can use single memory & register by creating **timing differences** with proper controls.



#### **Control Points**





## New Sequential Control Signals

|             | When De-asserted                            | When asserted                                                              |
|-------------|---------------------------------------------|----------------------------------------------------------------------------|
| ALUSrcA     | 1st ALU input from PC                       | 1 <sup>st</sup> ALU input from 1 <sup>st</sup> RF read port (latched in A) |
| lorD        | PC supplies memory address (of instruction) | ALUOut supplies memory address (of data)                                   |
| IRWrite     | IR latching disabled                        | IR latching enabled                                                        |
| PCWrite     | no effect                                   | PC latching enabled unconditionally                                        |
| PCWriteCond | no effect                                   | PC latching enabled only if branch condition is satisfied                  |

When both PCWrite and PCWriteCond are de-asserted, PC latching is disabled



## New Sequential Control Signals

| signal        |    | effect                                                                     |  |  |
|---------------|----|----------------------------------------------------------------------------|--|--|
|               | 00 | 2 <sup>nd</sup> ALU input from 2 <sup>nd</sup> RF read port (latched in B) |  |  |
| ALUS:00[1:0]  | 01 | 2 <sup>nd</sup> ALU input is 4 (for PC increment)                          |  |  |
| ALUSrcB[1:0]  | 10 | 2 <sup>nd</sup> ALU input is sign-extended "IR[ 15:0 ]" (for # data)       |  |  |
|               | 11 | 2 <sup>nd</sup> ALU input is sign-extended "IR[ 15:0 ],00" (for branching) |  |  |
|               | 00 | next PC from ALU                                                           |  |  |
| PCSource[1:0] | 01 | next PC from ALUOut                                                        |  |  |
|               | 10 | next PC from IR (jump target)                                              |  |  |



## Old Control Signals (similar to single-cycle)

|          | When De-asserted                                      | When asserted                                              |  |  |
|----------|-------------------------------------------------------|------------------------------------------------------------|--|--|
| RegDest  | RF write select according to IR[20:16]                | RF write select according to IR[15:11]                     |  |  |
| RegWrite | RF write disabled                                     | RF write enabled                                           |  |  |
| MemRead  | Memory read disabled                                  | Memory read port return load value                         |  |  |
| MemWrite | Memory write disabled                                 | Memory write enabled                                       |  |  |
| MemtoReg | Steer ALU result (latched in ALUOut) to RF write port | steer memory load result (latched in MDR) to RF write port |  |  |



## Synchronous Register Transfers

- Synchronous state with latch enabled by control
  - PC, IR, RF, MEM
- Synchronous state that always latch
  - A, B, ALUOut, MDR
- Now we can explain all possible combinational "Register Transfers" in the datapath!
- For example starting from PC

- ALUOut ← PC + ALUSrcB

```
    - IR ← MEM[ PC ]  // flow from PC to IR requires IorD=0, MemRead=1, IRWrite=1
    - PC ← PC,JumpTarget  // flow from IR to PC requires PCWrite=1, PCSource=2'b10
    - PC ← PC + ALUSrcB requires ?
    - MDR ← MEM[ PC ] requires ?
```

requires?

. . . . . .



#### Useful Register Transfers

- ◆ PC ← PC+4
- ◆ PC ← PC[ 31:28 ],IR[ 25:0 ],2'b00
- ◆ IR ← MEM[PC]
- ◆ A ← RF[ IR[ 25:21 ] ]
- ◆ B ← RF[ IR[ 20:16 ] ]
- ◆ ALUOut ← A + B
- ◆ ALUOut ← A + sign-extend (IR[ 15:0 ])
- ◆ ALUOut ← PC + ( sign-extend (IR[ 15:0 ]) <<2 )</p>
- ◆ MDR ← MEM[ ALUOut ]
- MEM[ ALUOut ] ← B
- ◆ RF[ IR[ 15:11 ] ] ← ALUOut,
- ◆ RF[ IR[ 20:16 ] ] ← ALUOut
- ◆ RF[ IR[ 20:16 ] ] ← MDR

Which control signals to assert/de-assert?



## RT Sequencing: R-Type ALU

- ◆ IF
  - IR ← MEM[ PC ]
  - PC ← PC+4
- ◆ ID
  - A ← RF[ IR[ 25:21 ] ]
  - B ← RF[ IR[ 20:16 ] ]
- EX
  - **ALUOut** ← **A** + **B**
- MEM

\_

- WB
  - RF[ IR[ 15:11 ] ] ← ALUOut

```
if MEM[PC] == ADD rd rs rt

GPR[rd] \leftarrow GPR[rs] + GPR[rt]

PC \leftarrow PC + 4
```



#### RT Datapath Conflicts



Can utilize each resource only once per control step (cycle)



## RT Sequencing: R-Type ALU





#### RT Sequencing: LW

- ◆ IF
  - IR ← MEM[ PC ]
  - PC ← PC+4
- ◆ ID
  - A ← RF[ IR[ 25:21 ] ]
  - B ← RF[ IR[ 20:16 ] ]
- EX
  - ALUOut ← A + sign-extend (IR[ 15:0 ])
- MEM
  - MDR ← MEM[ ALUOut ]
- WB
  - RF[ IR[ 20:16 ] ] ← MDR

```
if MEM[PC]==LW rt offset<sub>16</sub> (base)

EA = sign-extend(offset) + GPR[base]

GPR[rt] ← MEM[ translate(EA) ]

PC ← PC + 4
```



#### RT Sequencing: Branch

- ◆ IF
  - IR  $\Leftarrow$  MEM[PC]
  - PC ← PC+4
- ◆ ID
  - A ← RF[ IR[ 25:21 ] ]
  - B ← RF[ IR[ 20:16 ] ]
  - ALUOut←PC+( sign-extend (IR[ 15:0 ])<<2 )</li>
- EX
  - PC ← ALUOut (only if condition is met)
- MEM
- WB

```
if MEM[PC]==BEQ rs rt immediate<sub>16</sub>

target = PC + sign-extend(immediate) \times 4 +4

if GPR[rs]==GPR[rt] then PC \leftarrow target

else PC \leftarrow PC + 4
```



## Combined RT Sequencing

|                 | R-Type                                                                                       | LW                                                | SW                                                   | Branch | Jump |  |  |  |
|-----------------|----------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------|--------|------|--|--|--|
| common          | start:                                                                                       | start: IR ← MEM[ PC ]                             |                                                      |        |      |  |  |  |
| on steps        | A ← RF[ IR[ 25:21 ] ]  B ← RF[ IR[ 20:16 ] ]  ALUOut ← PC + ( sign extend (IR[ 15:0 ]) <<2 ) |                                                   |                                                      |        |      |  |  |  |
| opcode dep      | ALUOut ← A + B                                                                               | ALUOut ← A + sign-<br>extend (IR[ 15:0 ])         | opcode  ALUOut ← A + sign- extend (IR[ 15:0 ])  next | goto   |      |  |  |  |
| dependent steps | RF[ IR[15:11] ]      ALUOut  goto  start                                                     | MDR ← MEM[ALUOut]  next  RF[IR[15:11]] ← MD' goto | MEM[ALUOut] ← P<br>goto<br>start                     |        |      |  |  |  |
|                 |                                                                                              | start                                             |                                                      |        |      |  |  |  |

RTs in each state corresponds to some setting of the control signals



#### Horizontal Microcode





#### Vertical Microcode



If done right (i.e., m<<n, and m<<k), two ROMs together  $(2^n \times m + 2^m \times k \text{ bit})$  should be smaller than horizontal microcode ROM  $(2^n \times k \text{ bit})$ 



#### Microcoding for CISC

- Can we extend the µcontroller and datapath ?
  - To support a new instruction I haven't thought of yet
  - To support a complex instruction, e.g. polyf
- Yes, and probably more
  - If I can sequence an arbitrary RISC instruction, then I can sequence an arbitrary "RISC program" as a μprogram sequence
  - Will need some μISA state (e.g. loop counters) for more elaborate μprograms
  - More elaborate μISA features also make life easier
- μcoding allows very simple datapath to do very powerful computation
  - A datapath as simple as a Turning machine is universal
  - μcode enables a minimal datapath to emulate any ISA you like (with a very large slow down)



#### Nanocode and Millicode

#### Nanocode

- Another level **below** μcode
- μprogrammed control for sub-systems (e.g., a complicated floating-point module) that acts as a slave in a μcontrolled datapath
- e.g., The polyf sequence may be generated by a separate nanocontroller in the FPU → more-fine grained coding

#### Millicode

- A level **above** μcode
- ISA-level subroutines hardcoded into a ROM that can be called by the μcontroller to handle really complicated operations e.g., To add polyf to MIPS ISA, one may code up polyf as a software routine that is called by the μcontroller when the polyf opcode is decoded → "Instruction emulation"
- In both cases, we don't complicate the μcontroller for polyf support
   The power of abstractions!!



#### Nanocode Example

a "mcoded" processor implementation





## Now you know how to design a microcontrol-based multi-cycle CPU.



#### Question?

Announcements: Homework #2 will be posted soon.

Reading: Finish reading P&H Ch.4

Handouts: None